### Homework #4 v20180516

(Deadline: 11:59PM PDT, Wednesday June 6, 2018)

Name (Last, First): YANG RYAN

Student Id #:

404 904 494

### **INSTRUCTIONS**

This homework is to be done individually. You may use any tools or refer to published papers or books, but may not seek help from any other person or consult solutions to prior exams or homeworks from this or other courses (including those outside UCLA). You're allowed to make use of tools such as Logisim, WolframAlpha (which has terrific support for boolean logic) etc.

You must submit all sheets in this file based on the procedure below. Because of the grading methodology, it is much easier if you print the document and answer your questions in the space provided in this problem set. It can be even easier if you answer in electronic form and then download the PDF. Answers written on sheets other that the provided space will not be looked at or graded. Please write clearly and neatly - if we cannot easily decipher what you have written, you will get zero credit

SUBMISSION PROCEDURE: You need to submit your solution online at Gradescope (https://gradescope.com/). Please see the following guide from Gradescope for submitting homework. You'd need to upload a PDF and mark where each question is answered.

http://gradescope-static-assets.s3-us-west-2.amazonaws.com/help/submitting\_hw\_guide.pdf

The following is pseudo-code for an algorithm (Newton's method) for calculating square root, y=root(x). The input, x, and output, y, are floating point numbers. The computation is triggered with a signal, go=1'b1, for 1 cycle that loads the input to a register that holds x. The computation completes by asserting a signal, done=1'b1, for 1 cycle. Implement this code as a controller and datapath.

initial  

$$y = 1$$
  
 $i = 0$   
while (i<128) {  
 $y = 0.5*(y + x/y)$   
 $i++$   
}

(a) Draw a flow chart for this algorithm.

(b) Draw the controller FSM state diagram and the datapath using building blocks that are available below. Be sure to indicate the outputs that control the datapath and inputs from the datapath. Write any boolean logic needed for those control signals of the datapath. For the datapath, you can assume available to you the following building blocks: multiplexers (any number of inputs), any number of registers, one magic adder that can add either floating point or integer, and one magic divider. The variable, y, is the iterated solution to the algorithm. Use as few states as possible in your controller. You don't need to do any checks on the bounds of the floating point number. Assume a START state where the FSM is initialized. Upon completion, return to the START state.

(a) If instead of iterating for 128 times, we are looking for a certain percent accuracy, for instance, 1%. What part would you change in the design, and how would you change it? Show the change in by writing pseudo-code. b) Oanpath load ho add





State diagram

6)



Unhaved on back 3 of 18

C) Pseudo code

3

The following is pseudo-code for calculating modulo-7 in a binary (fixed-point) system. The input, x[31:0], and output, mod, are 32-bit integers. The computation is triggered with a signal, go=1'b1, for 1 cycle that loads the input word to register x. The computation completes by asserting a signal, done=1'b1, for 1 cycle.

while 
$$(x > 7)$$
 {
 $x = x >> 3 + x[2:0]$ 
}
 $mod = (x < 7) ? x : 0:$ 

Implement this code as a controller and datapath. In your implementation. Similar to problem #1, first draw a flow diagram. Ther draw a datapath and a controller FSM state diagram. Write any boolean expressions for the logic for any control signals to the datapath. For the datapath, as an added constraint, use as few hardware blocks or gates as possible. You are not constrained by the number of states. Indicate what building blocks or logic gates you need. Assume a START state where the FSM is waiting for the go=1'b1. Upon completion, return to the START state. The mod output of the previous computation should be asserted and maintained in the START state until the next computation starts.





The following shows delays of blocks of logic that are atomic (cannot be further divided). If data<sub>in</sub> are from registers and data<sub>out</sub> are stored by registers. The registers have  $t_{dCLK-Q} = 4$ ,  $t_{setup} = 2$  and  $t_{hold} = -1$ . Note that there is no contamination delay in the problem.



- (a) What is the cycle time of this logic?
- (b) If we are to minimize the cycle time, show on the figure below where you would insert registers. How many would you insert (show each register with a vertical line through the arrows)?
- (c) What is the cycle time of the design in (b)? What is the latency in (b)?
- (d) Note that the design in (b) requires a lot of registers in order to minimize the cycle time. Meanwhile by relaxing the cycle time slightly to be <22, one can come to a design that uses far fewer registers without sacrificing much cycle time. Show on the figure below where you would insert the registers. How many would you insert?
- (e) What is the cycle time of the design in (d)? What is the latency in (d)?

Figure provided to answer (b)



### Figure provided to answer (d)



The following shows a conceptual state machine. The registers have the following characteristics:  $(t_{cCLK-Q}, t_{dCLK-Q}) = (5,40)$ ,  $t_{setup} = 20$  and  $t_{hold} = 10$ .



- (a) If the combinational logic has delay of  $(t_{ccn}, t_{dcn}) = (10,200)$ , and clock skew of  $\Delta$ =0, what is the minimum cycle time?
- (b) With the same delay as in (a), is there a hold time violation?
- (c) What is the amount of clock skew,  $\Delta$ , such that there would be a hold time violation?
- (d) Assuming the  $\Delta$  in (c), what is the new minimum cycle time?

tilk 
$$\geq$$
 to  $|+$  200 + 20

tilk  $\geq$  40 + 200 + 20

No there is not

11 of 18

1

Hamming code is a way to correct errors when storing and/or transmitting information. This problem does not require you to know the details of a Hamming code. With a 12-bit word of data, d[11:0], typically an additional 4 bits, p[3:0], of information is appended to be able to correct for any errors in the resulting 16 bits. Each of the p[3:0] ensures parity for 8 of the 16 bits. The 8 bits for each p[3:0] are a carefully chosen combination of the 16 bits. Each of the 4 parity is calculated by XORing 16-bits together, and 8 of those bits are forced to 1'b0. By choosing which of the 8-bits to force to 1'b0, one can adjust and program the Hamming code.

Parity is checked by XORing 16 inputs together (8 of the inputs are selected to be 1'b0). The XOR gate you are to use is shown below. The propagation delay from A-Y,  $(t_{cA-Y}, t_{dA-Y}) = (3, 8)$ , and delay from B-to-Y,  $(t_{cB-Y}, t_{dB-Y}) = (2, 5)$ . Notice that the two inputs are not symmetric. The MUX that selects between the 1'b0 input versus the data bit has propagation delay from M-Y,  $(t_{cA-Y}, t_{dA-Y}) = (3, 6)$ .

A bit-cell style design is shown below where each bit position calculates the parity with the input and passes the result to the next bit position.



- (a) To minimize the critical path delay of the entire parity checker, which input of the XOR (A or B) would you assign the MUX output?
- (b) What is the critical path of this circuit, show on a logic gate diagram? [It joes through I max \$ (6 xoc's C) What is the delay of this circuit (contamination and proposetion)?

Assume that the inputs are from flip-flops (DFF) and the parity output is an input to a flip-flop. The flip-flop (DFF) has the following characteristics:  $(t_{cCLK-Q}, t_{dCLK-Q}) = (3, 4)$ ,  $t_{setup} = 2$  and  $t_{hold} = 1$ .

(d) What is the minimum cycle time?

[minimum cycle hime: 4 +2+ 89 2 95]

To speed up the parity calculation, we can pipeline the design so that the calculation is performed in two cycles. Each cycle would compute the parity for only 8 bits so the cycle time is shorter.

- (e) Show the change in the design needed to pipeline the design.
- (f) The pipelining enables higher throughput. What is the new cycle time?
- (g) With the cycle time in (f), what is the latency for computing the parity?

As an alternative to pipelining, the logic can be restructured so that multiple bits are processed in parallel in a single cycle instead of serially

(h) Draw the design using logic gates that minimizes delay.





UCLA | EEM16/CSM51A | Spring 2018

Prof. C.K. Yang

i) Gale time = 
$$T_{CIK} \ge t_{SEMP} + t_{dlugic} + t_{dcIK-7Q}$$

$$= T_{CIK} \ge 2 + 4 + 6 + 8(4)$$

$$= T_{CIK} \ge 44$$